Affiliation:
1. Thiagarajar College of Engineering
2. National Engineering College
Abstract
In this paper, an analytical model for modified Surrounding Gate Tunnel FET with gate stack engineering and different gate metals has been developed. Further, considering the scaling advantageous of Gate stack engineering and high degree performance of dual material engineering, the both has been integrated into a novel structure known as Surrounding Gate (SG) Tunnel FET with stacked oxide SiO2/high-k and dual material (DM) has been proposed. The two dimensional (2D) potential at the surface and electric field mathematical models for the DMSG TFET are developed by solving 2D Poisson's equation with matching device boundary conditions. Based on the Kane's formula, mathematical expression for the band-to-band (BTB) tunneling generation rate is derived and then used to calculate the drain current. The impact on the proposed device performance due to the variation of different device parameters has also been studied. It has been found from the presented results that the ON current of the DMSG TFET with stack is 10-6A, OFF current is 10-13A and ON/OFF ratio is 107. The mathematical results have been verified using the simulated results obtained from TCAD, a 3-D device simulator from ATLAS.
Publisher
Trans Tech Publications, Ltd.
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Accomplishing Low-Power Consumption with TFET;Handbook of Emerging Materials for Semiconductor Industry;2024
2. A New Perspective on Sensitivity for Biosensing Applications in Nanocavity-Embedded Dual Metal Surrounding Gate TFETs;2023 International Conference on Research Methodologies in Knowledge Management, Artificial Intelligence and Telecommunication Engineering (RMKMATE);2023-11-01
3. Analog/RF Performance Evaluation of InAs-InGaAs-GAA-TFET;2023 International Conference on Recent Advances in Electrical, Electronics, Ubiquitous Communication, and Computational Intelligence (RAEEUCCI);2023-04-19
4. Implementation of linearly modulated work function AσB1−σ gate electrode and Si0.55Ge0.45 N+ pocket doping for performance improvement in gate stack vertical-TFET;Applied Physics A;2020-10-20