Author:
Triyoso Dina,Carter Rick,Kluth Jon,Luning Scott,Child Amy,Wahl Jeremy,Mulfinger Bob,Punchihewa Kasun,Kumar Anil,Kang Laegu,Sporer Ryan,Chen Xiaobo,Straub Sherry,Bohra Girish,Patil Suraj,Zhang Xing,Chen Alex,Togo Mitsuhiro,Pal Rohit
Abstract
After decades of research, high-k metal gate has been successfully integrated into CMOS starting with the 45nm node. To continue scaling, the industry has chosen two integration approaches: FINFET with gate last and FDSOI with gate first. The FINFET with gate last integration was introduced into production at the 22nm node by Intel. The FDSOI with gate first integration was introduced into production at 28nm node by ST Microelectronics. There are some common factors impacting threshold voltage (Vt) on both integrations such as the high-k/metal gate film thickness and composition as well as the doping concentration. Beyond that, each integration approach has its own unique challenges that must be overcome to achieve targeted Vt and maintain Vt control. In this work we will highlight those unique challenges and discuss what knobs can be used to achieve the targeted Vt and maintain Vt control.
Publisher
The Electrochemical Society
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献