PaCHNOC: Packet and Circuit Hybrid Switching NoC for Real-Time Parallel Stream Signal Processing

Author:

Hao Peng1ORCID,Zhang Shengbing1,Zhou Xinbing23ORCID,Man Yi4ORCID,Liu Dake2

Affiliation:

1. School of Computer Science, Northwestern Polytechnical University, Xi’an 710072, China

2. School of Information and Communication Engineering, Hainan University, Haikou 570228, China

3. Ultichip Communication Technology, Beijing 100088, China

4. School of Electronic Engineering, Beijing University of Posts and Telecommunications, Beijing 100876, China

Abstract

Real-time heterogeneous parallel embedded digital signal processor (DSP) systems process multiple data streams in parallel in a stringent time interval. This type of system on chip (SoC) requires the network on chip (NoC) to establish multiple symbiotic parallel data transmission paths with ultra-low transmission latency in real time. Our early NoC research PCCNOC meets this need. The PCCNOC uses packet routing to establish and lock a transmission circuit, so that PCCNOC is perfectly suitable for ultra-low latency and high-bandwidth transmission of long data packets. However, a parallel multi-data stream DSP system also needs to transmit roughly the same number of short data packets for job configuration and job execution status reports. While transferring short data packets, the link establishment routing delay of short data packets becomes relatively obvious. Our further research, thus, introduced PaCHNOC, a hybrid NoC in which long data packets are transmitted through a circuit established and locked by routing, and short data packets are attached to the routing packet and the transmission is completed during the routing process, thus avoiding the PCCNOC setup delay. Simulation shows that PaCHNOC performs well in supporting real-time heterogeneous parallel embedded DSP systems and achieves overall latency reduction 65% compared with related works. Finally, we used PaCHNOC in the baseband subsystem of a real 5G base station, which proved that our research is the best NoC for baseband subsystem of 5G base stations, which reduce 31% comprehensive latency in comparison to related works.

Funder

National Key R&D Program of China

Publisher

MDPI AG

Reference41 articles.

1. The 50 Year History of the Microprocessor as Five Technology Eras;Hennessy;IEEE Micro,2021

2. Liu, D. (2008). Embedded DSP Processor Design, Morgan Kaufmann.

3. Performance evaluation of real-time stream processing systems for Internet of Things applications;Mishra;Future Gener. Comput. Syst.,2020

4. SPARC M7: A 20 nm 32-Core 64 MB L3 Cache Processor;Konstadinidis;IEEE J. Solid-State Circuits,2016

5. Trends of communication processors;Dake;China Commun.,2016

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3